Welcome to www.icgogogo.com

Select Language

  1. English
  2. 简体中文
  3. 繁体中文
  4. Deutsch
  5. Français
  6. русский
  7. 한국의
  8. español
  9. Galego
  10. Português
  11. Eesti Vabariik
  12. Беларусь
  13. íslenska
  14. polski
  15. Dansk
  16. Suomi
  17. Italia
  18. Maori
  19. Kongeriket
  20. Ελλάδα
  21. Nederland
  22. Cрпски
  23. românesc
  24. Svenska
  25. Čeština
  26. Slovenská
  27. Україна
  28. العربية
  29. Pilipino
  30. Tiếng Việt
  31. Melayu
  32. Монголулс
  33. සිංහල
  34. Indonesia
  35. हिंदी
If the language you need is not available please "contact customer service"
HomeNewsSamsung first to 3nm

Samsung first to 3nm

“Multi-Bridge-Channel FET (MBCFET), Samsung’s GAA technology defies the performance limitations of FinFET, improving power efficiency by reducing the supply voltage level, while also enhancing performance by increasing drive current capability,” says a statement from Samsung.

Samsung is starting the first application of the nanosheet transistor with ICs for HPC applications and plans to expand to mobile processors.


Samsung’s  technology utilises nanosheets with wider channels, which allow higher performance and greater energy efficiency compared to GAA technologies using nanowires with narrower channels.



Utilising the 3nm GAA technology, Samsung will be able to adjust the channel width of the nanosheet in order to optimize power usage and performance to meet various customer needs.

The design flexibility of GAA is advantageous for Design Technology Co-Optimization (DTCO), which helps boost Power, Performance, Area (PPA) benefits.

Compared to the 5nm process, the first-generation 3nm process can reduce power consumption by up to 45%, improve performance by 23% and reduce area by 16% compared to 5nm, while the second-generation 3nm process is to reduce power consumption by up to 50%, improve performance by 30% and reduce area by 35%.